29th June 2024 - **REcon 2024** 

# Hypervisorenforced Paging Translation

The end of non datadriven Kernel Exploits?

Andrea Allievi (@aall86)
Satoshi Tanda (@standa\_t)



## Who I am



- Italian CORE OS Architect, mainly focused on Windows Kernel developing. Trainer at Pearson / O'Reilly.
- Microsoft OSs Internals enthusiast / Security Researcher
- Work for the Security Core OS Team of Microsoft Ltd
- Previously worked in the Threat Intelligence Center of Microsoft (MSTIC), in the TALOS Security Group of Cisco Systems, Webroot and Saferbytes
- Original designer of the first UEFI Bootkit, Patchguard 8.1 bypass in 2014, Windows Intel PT Driver, and many other research projects...
- Since 2016 I am responsible of the Secure Kernel research and development
- Main developer and contributor of Retpoline and Import Optimization, KDP, Function Overrides, HLAT and many others Kernel features and tools.
- AND ...





**Microsoft** Windows SEVENTH Internals Part 2 🏟 Professional Andrea Allievi Alex Ionescu Mark E. Russinovich David A. Solomon

main authors ©

## Who I am

- Satoshi Tanda
  - in in/satoshitanda

  - @satoshi\_tanda@infosec.exchange
  - System software dev virtualization for game console
  - Security researcher specializes in platform security
  - Trainer teaches a <u>hypervisor development course</u>



BIO and training course

# Outline – What we are going to talk...

#### Part 1 - Introduction

- State of arts of the latest Exploit mitigations technologies in Windows
- Primarily focused on KDP and Shadow stack (CET)

#### Part 2 – Attacks on the page tables and HLAT

Limitation of KDP and HVPT as a solution

#### **Part 3** – The NT Implementation

- Private vs Shared pages How the Secure Kernel tracks NT Memory
- NTEs Normal Table Address
- How the black magic work the born of HVPT
- [BONUS] Session space Why a heck MS took so long to implement HVPT

## Part 1 – Introduction

- During last years, multiple mitigations were introduced in Windows, with the idea to "limit the damage" or make <u>exploitation</u> of bugs hard or impossible.
- In Windows, the majority of them are supported thanks to the Secure Kernel.
- Kernel CFG, Hardware MBEC are good examples, KDP and Shadow Stack (ARM64 Pointer authentication) are the latest...
- Due to time constraints, we will <u>not</u> discuss all of them, but we will just introduce the Kernel mitigations that have led to the design of HVPT
- Our talk is about a new Kernel mitigation, the User-mode world is not discussed.
- Multiple talks and documentation already available in the wild.. (Windows Internals book included <sup>22</sup>)

# ... Let's start with a recap ...

### ROP (Return-Oriented Programming) & CET

- Since HVCI, code section of kernel modules can not be forged / touched anymore
- Attackers started to target stacks, with the goal to find gadgets for a ROP chain
- How to stop ROP attacks?
- In 2019 Intel introduced Control Enforcement Technology (**CET**), an-hardware assisted technology which creates another "shadow" stack, containing only "branch" addresses (and a token).
- The shadow stack is not accessible by software executing at the same privilege level\*
- When returning from a function call, the processor compares the return address extracted from the regular stack with the value popped from the Shadow stack. If the two values do not match a Control Protection Exception (#CP) is raised.
- In Windows, CET is enabled in **both** user and kernel, which means the **end** of ROP attacks.

# ROP (Return-Oriented Programming) & CET

#### SHADOW STACK (SS)

SS delivers return address protection to defend against return-oriented programming (ROP) attack methods.



\*Image courtesy of Phoronix (I am too lazy to draw it myself)

#### **Pointer Authentication**

- What about ARM64? Another hardware technology exists and can be used to protect against ROP attacks: Pointer authentication.
- Specs were written before Intel CET in ARMv8.3, but its first adaption came later.
- Pointer authentication exploits the unused bits of a VA to store a signature referred as Pointer authentication code (PAC).
- PAC is calculated via a cryptographic algorithm, based on a key and a modifier.
  - Keys are usually generated by the OS and are secrets
  - Modifiers are regularly another register value, which ties the PAC to a particular value
  - Using SP as modifier, gives you PAC that is only valid at the entrance and exit of a function.



#### **Pointer Authentication**

• On function **entry**, the compiler always emit the PACIBSP opcode, which stands for

```
PACIB LR, SP
```

Encode the pointer contained in the Link Register with the secret key and the modifier value contained in SP (stack pointer)

- On function <u>exit</u>, the compiler emits a AUTIBSP instruction, which decodes the pointer contained in LR (popped from the regular stack) with the secret key and the SP modifier.
- If the authentication fails, an invalid pointer is returned, leading to an instant crash.

```
Breakpoint 0 hit
                                                              nt!MiCreateNewSection+0x4:
   nt!MiCreateNewSection:
                                                              fffff802`007b1b1c a9ba7bfd stp
                                                                                                      fp,lr,[sp,#-0x60]!
fffff802`007b1b18 7f2303d5 pacibsp
                                                              1: kd> r lr
                                fp, lr, [sp, #-0x60]
                                                              lr=70c17802007b1754
fffff802`007b1b20 f35301a9 stp
                               x19, x20, [sp, #0x10]
fffff802`007b1b24 f55b02a9 stp
                               x21, x22, [sp, Segment(!!) (sp+20h)]
fffff802`007b1b28 f76303a9 stp
                               x23, x24, [sp, ResidentImagePages(!!) (sp+30h)]
fffff802`007b1b2c f96b04a9 stp
                               x25, x26, [sp, OptionalHeader{.ImageBase(!!)} (sp+40h)]
                                                                                        nt!MiCreateNewSection+0x580:
fffff802`007b1b30 fb2b00f9 str
                               x27, [sp, OptionalHeader.SizeOfImage(!!) (sp+50h)]
                                                                                      fffff802`007b2098 f55b42a9 ldp
                                                                                                                                x21,x22,[sp,#0x20]
fffff802`007b1b34 fd030091 mov
                               fp, sp
                                                                                                                               x19, x20, [sp, #0x10]
                                                                                      fffff802`007b209c f35341a9 ldp
fffff802`007b1b38 1a46f197 bl
                               ntkrnlmp! security push cookie (fffff802004033a0)
                                                                                                                                fp, lr, [sp], #0x60
fffff802`007b1b3c ffc302d1 sub
                               sp, sp, #0xB0
                                                                                      fffff802`007b20a0|fd7bc6a8 ldp
                                                                                      fffff802`007b20a4 ff2303d5 autibsp
                                                                                      fffff802`007b20a8 c0035fd6 ret
                                                                                                                                       Breakpoint 1 hit
                                                                                      fffff802`007b20ac 1f2003d5 nop
                                                                                                                                         nt!MiCreateNewSection+0x590:
                                                                                                                                         fffff802`007b20a8 d65f03c0 ret
                                                                                                                                         1: kd> r lr
                                                                                                                                         1r=fffff802007b1754
```

**REcon 2024** 

#### Kernel Data Protection (KDP)

- What about data?
  - Kernel modules have often important data fields that should be protected too.
  - Drivers data structures, globals and static variables are stored in read-only (or writable)
     <u>data sections</u> (while stack variables are usually stored in kernel stacks).
  - Good example of kernel module that has important data to protect is CI Code Integrity
- HLAT, CET or Pointer authentication can <u>not</u> help with volatile data.
- We designed another protection called Kernel data protection (KDP).
  - NT asks SK to apply SLAT memory protection also to Data pages\*
  - Implemented in two sides: Static and Dynamic (deprecated) KDP
  - Static KDP is implemented in NT and SK. Single entry point: MmProtectDriverSection.
  - Kernel modules that have protected sections are by default <u>not unloadable</u>, unless the MM\_PROTECT\_DRIVER\_SECTION\_ALLOW\_UNLOAD flag is specified.
- KDP is well documented in <u>MSDN</u> and in the <u>Windows Security blog</u>.

## ... Now let's move on and introduce HLAT ...

**REcon 2024** 

# Part 2 – Remapping attacks and HLAT

- KDP enforces RO permission on GPA, not VA
- VA -> GPA translation is controlled by the guest
- Remapping attack: Guest can remap VA to another unprotected GPA



### Demo – Zeroing ci!g\_CiOptions under KDP



https://youtu.be/taeyoq70nBA

## Applications of remapping

- Modify contents of VA change sensitive global vars
- Modify contents of code execute different code
  - HEXACON2023 Bypassing the HVCI memory protection by Viviane Zwanger and Henning Braun (Recording)
  - 🛕 an attacker cannot change (generate) code. Can only re-purpose existing exec. pages



### Introduction to VT-rp (redirect protection)

- 3 features: HLAT, PW, GPV
- Available in the subset of Intel 12+ gen
- HLAT is the focus of this talk

Table 25-8. Definitions of Tertiary Processor-Based VM-Execution Controls

|   | Bit Position(s) | Name                      | Description                                                                                                                                                       |
|---|-----------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _ | 0               | LOADIWKEY exiting         | This control determines whether executions of LOADIWKEY cause VM exits.                                                                                           |
|   | 1               | Enable HLAT               | This control enables hypervisor-managed linear-address translation. See Section 4.5.1.                                                                            |
|   | 2               | EPT paging-write control  | If this control is 1, EPT permissions can be specified to allow writes only for paging-related updates. See Section 29.3.3.2.                                     |
|   | 3               | Guest-paging verification | If this control is 1, EPT permissions can be specified to prevent accesses using linear addresses whose translation has certain properties. See Section 29.3.3.2. |

### How HLAT works (simplified example)

- Allows a HV to control VA -> GPA
- HV may create and manage the HLAT PTs, map it to GPA in RO, configure HLATP
- Processor uses HLATP, not CR3



#### **HLAT on Windows**

- HLAT PTs is managed by VTL1
- Lets the HV offload more work to the less privileged component (VTL1)



#### Demo – HLAT in action on 24H2

• Called "Hypervisor-Enforced Paging Translation" on Windows



https://youtu.be/l8IMTGTbSKM

### Configuring HLAT ranges

- HLAT prefix size VMCS to enable HLAT for KM address-only
- Restart bit to enable HLAT with page graduality
- Allows the OS to manage most of non-security sensitive VA -> GPA translations



## Areas protected by HLAT on Windows 24H2 Not exhaustive

- KDP:
  - Dynamic: Secure pool
  - Static: CiPolicy, CFGRO, SecKdpSe
- Exec. sections of all kernel modules
  - Prevents code remapping
- Others:
  - IDT, GDT, kCFG bitmap

#### Spoiler:

Everything that is represented by a normal table entry (NTE)



github.com/tandasat/hvext

#### Unprotected areas and thoughts

- UEFI runtime driver code is unprotected
  - Vulnerable to code remapping
- All but a few data sections are just not KDP-ed
  - Many functions pointers and flags
- What about systems without support of VT-rp?
- Regardless, great security improvement killing a class of attacks

# How HLAT is implemented in the NT kernel?

**REcon 2024** 

# Part 3 – The NT implementation

- HVPT Hypervisor-enforced Paging Translation, is the name of HLAT implemented in Windows NT
- HVPT is enabled only if HVCI is on.
- To understand why, we should discuss how the Secure Kernel tracks the VTL 0 virtual memory.
- The architecture of VBS, the Secure Kernel, and VSM is already explained in the Windows Internals book (Part 2)
  - Secure images, NTEs and SK CI validation introduced also in a good article by Connor: <a href="https://connormcgarr.github.io/secure-images/">https://connormcgarr.github.io/secure-images/</a>
- ... so, we are **not** going to details of the NT and SK memory manager ...

#### SkTool

```
SkTool
Hypervisor / Secure Kernel / Secure Mitigations Parser Tool 1.3
Querying Hypervisor Information... Success!
The Microsoft Hypervisor has been detected.
 vpervisor Status
  Hyper-V Hypervisor running: 1
   Version Information: 10.0.27650 - Service pack 1.0
   Maximum number of supported VPs: 2048, LPs: 2048
   Maximum number of remappable INT vectors: 0x1170
   Hypervisor Debugging enabled: 0
   Hypervisor scheduler type: Root
   Second Level Address Translation (SLAT): 1
   DMA remapping (support for device assignment): 0
   Interrupt remapping: 1
   IOMMU is present and protects HV / SK: 1
Querying Secure Kernel Information... Success!
Secure Kernel is currently running.
  VBS is enabled due to: VBS registry configuration.
   Current active VBS policies: VBS enabled, VSM required, HVCI, Boot chain signer soft enforced.
 Secure Kernel Status
  Secure Kernel Running: 1
   HVCI Enabled (StrongCodeGuarantees): 1
   UEFI Firmware page protection: 1
   VSM Master key available: 1 (persistent: 1)
   No Secrets Mode: 0
   HVCI Strict mode: 1
   Debug of W^X pages enabled: 0
   LsaIso trustlet running: 1 (Credential Guard: 1 - Key Guard: 1)
   DMA Protection available: 1 - in use: 1
   Hardware MBEC in use: 1
   APIC Virtualization available: 1
   Kernel-mode CET (Shadow Stacks) enabled: 1 (hardware capable 1)
   Kernel-mode CET audit mode: 0 (HV supports CET SSS: 1)
   Hypervisor-Enforced Paging Translation (HVPT) hardware-capable: 1
   Hypervisor-Enforced Paging Translation (HVPT) enabled: 1
```

- Ready to dump the HVPT information for you
- Able to identify why VBS is or is not enabled
- A lot of other cool features!
- Free and available in the Windows SDK

#### Private and shared pages

- The NT Memory Manager (Mm), supports two kind of physical memory pages backing Kernel virtual address space: Private and shared pages.
- A Private page is a page that is <u>not</u> in any Control Area (CA), not sharable, usually belongs to Boot drivers or pages in which private fixups are applied (two distinct concepts to not be confused\*)
- When HVCI is on, all operations on kernel memory needs to be "blessed" by SK
- This implies that SK needs a way to <u>track</u> both shared and private pages.
- Two entities exists for tracking kernel VA space: Secure Images and Normal Table Entries (NTEs)
- A Secure image is a data structure, used also to track **shared pages** via its prototype PTEs.
- A NTE is allocated for each chunk of valid Kernel VA, and, before HVPT, was used to track only **private pages**.

## Normal Table Entry (NTE)

- On startup, SK **reserves** NTEs for the entire NT kernel address space, with a technique called Sparse mapping (only the needed leaf pages are really allocated, all the rest use gap frames)
- A NTE was a <u>software</u> construct. HVPT requires the HLAT table to be physically mapped in <u>both</u>
   SK and NT.

• In Windows, the NTE table is built by VTL 1 on boot and is usually empty, entirely mapped with gap frames.

Built from PTES to PML4E



- During the boot phases, the SK <u>expands</u> and <u>fills</u> the NTE table with leaf entries when processing all the boot-loaded drivers (runtime drivers do the same, later in the boot process).
- Different kinds of NTEs, the most important being Privileged vs Unprivileged NTEs

#### How the black magic work – the born of HVPT

- In the Intel specs, HLAT requires 2 new bits in the leaf <u>EPT</u> entries and a brand-new <u>HLAT table</u>
- HLAT table entries are almost identical to classical page tables entries, except for the "Restart" bit (#11)
- When the restart bit is **1**, all the other bits <u>are ignored</u> by the processor.
- This means that we can re-use and expose the NTE table as HLAT table ©
- Required some redesign on the NTE states, and especially now NTE tracks also <u>shared</u> pages\*
- In particular, SK now needs to intercept also all the TLB flushes from NT.
  - SK and NT must be completely in synch.
- SK builds the NTE table, and then asks to the HV to set the HLATP pointer in the VMCS (for NT)
- ... so, when HVCI is enabled, HLAT table \*is\* the NTE table... All the Kernel modules / VA space tracked by NTEs is protected!

#### Session space, problems and solutions...

- The HVPT implementation discussed in this talk is <u>extremely</u> simplified.
- Multiple features still missed back in the days:
  - The HV did not support cross-VTL TLB flush, needed for HLAT
  - Session space was a big problem, since uses a subset of the Kernel address space per session (1 top-level PTE entry = 512GB on X64)
  - Win32k was <u>heavily</u> depending on Session space
  - HLAT is managed by the Secure Kernel, and SK does not know or implement any session
- So two choices were available:
  - 1. Remove entirely the "session" concept from NT
  - 2. Add the "session" support in SK

#### Session space

- The Session space was originally created when the entire NT kernel was fitting in 1 or 2 GB of 32bit address space to isolate and fit multiple sessions of big servers (Terminal server is a good example)
- Now the only supported architecture is 64-bit only, meaning that the kernel address space is 256TB big. No need for sessions anymore!
- Win32k uses an internal array to store data structure needed for different sessions
- All in kernel space!



```
2157 (
                                            8628 Kb)
Processor Commit:
Unable to get offset of nt!_MM_SESSION_SPACE.WsListEntry
Session Commit:
                                               0 Kb)
Shared Commit:
                                         1672620 Kb)
                            418155 (
                                 0 (
Special Pool:
                                               0 Kb)
                                          123152 Kb)
Kernel Stacks:
                             30788 (
Pages For MDLs:
                             68009 (
                                          272036 Kb)
                                          192512 Kb)
ContigMem Pages:
                             48128 (
Partition Pages:
                                               0 Kb)
                                 0 (
                                               0 Kb)
                                 0 (
Pages For AWE:
NonPagedPool Commit:
                                          774952 Kb)
                            193738 (
PagedPool Commit:
                            242532 (
                                          970128 Kb)
Driver Commit:
                             44390 (
                                          177560 Kb)
Boot Commit:
                              3524 (
                                           14096 Kb)
PFN Array Commit:
                             98815 (
                                          395260 Kb)
SmallNonPagedPtesCommit:
                                            7056 Kb)
                              1764
```

## Resources

- FUTURE INTEL® ARCHITECTURE INSTRUCTION EXTENSIONS AND FEATURES
  - <a href="https://community.intel.com/legacyfs/online/drupal\_files/managed/c5/15/architecture-instruction-set-extensions-programming-reference.pdf">https://community.intel.com/legacyfs/online/drupal\_files/managed/c5/15/architecture-instruction-set-extensions-programming-reference.pdf</a>
  - Captures background better than SDM. Some features names are old, but great resource.
- SkTool
  - Windows SDK
  - (unofficially) <a href="https://github.com/AaLl86/WindowsInternals/tree/master/Training">https://github.com/AaLl86/WindowsInternals/tree/master/Training</a>
- C code to check HVPT availability
  - https://gist.github.com/tandasat/890d4aad0c54f784f749ba5c894954d6
- Demo code
  - https://github.com/tandasat/recon2024\_demo
- HLAT articles (details also on PW and GPV)
  - Initial HLAT analysis <a href="https://www.andrea-allievi.com/blog/alder-lake-and-the-new-intel-features/">https://www.andrea-allievi.com/blog/alder-lake-and-the-new-intel-features/</a>
  - Satoshi HLAT series: <a href="https://tandasat.github.io/blog/2023/07/05/intel-vt-rp-part-1.html">https://tandasat.github.io/blog/2023/07/05/intel-vt-rp-part-1.html</a>

# We are hiring talented people



- Are you brave enough and want to deal with design like HVPT?
- Do you like low-level engineering, security and the OS architecture?
- So, the job can be for you ©
- <a href="https://jobs.careers.microsoft.com/global/en/job/1728506/Software-Engineer-2">https://jobs.careers.microsoft.com/global/en/job/1728506/Software-Engineer-2</a> is a good example
- Drop me a mail (<u>andreaa@microsoft.com</u>) or a message in Twitter (<u>@aall86</u>) in case interested



# Thanks for Attending Recon!

Andrea Allievi (@aall86)
Satoshi Tanda (@standa\_t)

Another Windows Internals - Fundamentals course will start on July 11<sup>th</sup> for whoever is interested: <a href="https://www.oreilly.com/live-events/windows-internals-fundamentals/0636920095044/">https://www.oreilly.com/live-events/windows-internals-fundamentals/0636920095044/</a>

Hypervisor Development for Security Researchers: <a href="https://tandasat.github.io/">https://tandasat.github.io/</a>